Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/repository/20840
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKAUSHIK, MAYANK-
dc.date.accessioned2024-08-05T09:03:00Z-
dc.date.available2024-08-05T09:03:00Z-
dc.date.issued2024-05-
dc.identifier.urihttp://dspace.dtu.ac.in:8080/jspui/handle/repository/20840-
dc.description.abstractThis study undertakes a comprehensive assessment of the performance of two pivotal static random access memory configurations: the traditional 6T and innovative 7T SRAM cells. Key parameters, encompassing read and write access times, power consumption, leakage current, area efficiency, stability, noise margins, process variability sensitivity, temperature and voltage sensitivity, technology node compatibility, dynamic power dissipation, and reliability, undergo a systematic analysis. The research strives to offer profound insights into the merits and demerits of each configuration. This knowledge is intended to empower designers and engineers, facilitating well-informed decisions tailored to specific application requirements. The outcomes of this investigation contribute significantly to the ongoing dialogue surrounding the optimization of SRAM design. Ultimately, the research aims to advance the efficiency and reliability of SRAM in a diverse range of semiconductor applications, fostering progress in memory technology and design.en_US
dc.language.isoenen_US
dc.relation.ispartofseriesTD-7374;-
dc.subjectEVALUATIONen_US
dc.subjectSRAM CELLen_US
dc.subjectSYSTEMATIC ANALYSISen_US
dc.titlePERFORMANCE EVALUATION OF LOW POWER SRAM CELLen_US
dc.typeThesisen_US
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
Mayank Kaushik M.Tech..pdf6.23 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.