Please use this identifier to cite or link to this item:
http://dspace.dtu.ac.in:8080/jspui/handle/repository/19736
Title: | COMPARISION OF POWER AND PERFORMANCE OF FULL-ADDER USING DYNAMIC CMOS LOGIC, NORA LOGIC, AND NORA LOGIC WITH MTCMOS OF SUB-45nm TECHNOLOGY NODE |
Authors: | ABHISHEK |
Keywords: | DYNAMIC CMOS LOGIC NORA LOGIC SUB-45nm MTCMOS PREDICTIVE TECHNOLOGY MODEL |
Issue Date: | Jun-2020 |
Series/Report no.: | TD-6284; |
Abstract: | In digital systems, arithmetic operations play a major role and full adder is the center of focus of all arithmetic operations. By using static CMOS logic, transmission gates, dynamic logic, or pass transistor logic we can design a full adder. Here, the main focus is on Dynamic Logic because of its high performance and low power consumption. We have also proposed a hybrid of MTCMOS logic and NORA logic by introducing high-Vt transistors near the supply and ground to minimize leakage power because leakage is very high in Deep Submicron technology. We have also done a comparison of dissipated power and propagation delay of full-adder based on Basic Dynamic CMOS logic, NORA Dynamic Logic, and MTCMOS with NORA Dynamic Logic of 45nm, 32nm, 22nm high k dielectric Predictive Technology Model (PTM) has been implemented for a constant supply. |
URI: | http://dspace.dtu.ac.in:8080/jspui/handle/repository/19736 |
Appears in Collections: | M.E./M.Tech. Electronics & Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ABHISHEK M.Tech.pdf | 8.74 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.