Please use this identifier to cite or link to this item:
http://dspace.dtu.ac.in:8080/jspui/handle/repository/19250
Title: | DESIGN AND IMPLEMENTATION OF UART USING VERILOG |
Authors: | MISHRA, MANISHA |
Keywords: | UART VERILOG FPGA UART |
Issue Date: | May-2022 |
Series/Report no.: | TD-5816; |
Abstract: | Designing of a chip or we can say system on a chip in contact with Field Programmable Gate Array (FPGA) is now a days trend in the design or digital design industry. It is because of it has lots of advantages as compare to discrete electronics hinge products . It has lots of or many Advantages some of the are higher speed , Power consumption is low ,Size is small and Cost is low and-so forth. Universal Asynchronous Receiver and Transmitter(UART) is a protocol which is categorized as serial communication protocol. Predominantly, these type of protocols are use to allows short distance ,reduces cost and well founded for the full duplex communication. These are basically it swaps the data between the peripherals to processors of the well founded transmission of data. Throughout opposed versus parallel communication, serial communication is substantially more cost-effective although the system's complexity increases. For something like the design of either a UART that is performed in Verilog HDL, it may be quickly racially segregated upon an FPGA to achieve the highest level of data reliability as well as blunder data. |
URI: | http://dspace.dtu.ac.in:8080/jspui/handle/repository/19250 |
Appears in Collections: | M.E./M.Tech. Electronics & Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Manisha Mishra M.Tech..pdf | 928.77 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.