Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/repository/19234
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAGGARWAL, POORVA-
dc.date.accessioned2022-06-30T07:36:17Z-
dc.date.available2022-06-30T07:36:17Z-
dc.date.issued2022-05-
dc.identifier.urihttp://dspace.dtu.ac.in:8080/jspui/handle/repository/19234-
dc.description.abstractDecoders are combinational circuits that convert binary information into 2N output lines. N input lines are used to transfer the binary information. The binary information is encoded in a 2N-bit code on the output lines. When the decoder is activated, one of these outputs will be active High dependent on the mix of inputs present. That is, the decoder recognises a certain code. When the decoder is activated, the decoder's outputs are nothing more than the min terms of 'n' input variable lines. In this project, I have designed and implemented 2:4 decoder using different logic styles such as Complementary MOS (CMOS) Logic, Transmission Gate Logic (TGL) and Pass-transistor Dual Value Logic (PDVL) using LTspice software. I have also designed two modified circuits of 2:4 decoder using the same software. A comparative study of the five different circuits is represented based on their area (in terms of number of MOSFETs), average energy and propagation delay. Simulations are done at 1.8V for 180nm and 90nm technology nodes and at two different temperatures i.e. 27C and 120C.en_US
dc.language.isoenen_US
dc.relation.ispartofseriesTD-5800;-
dc.subject2:4 DECODERen_US
dc.subjectDIFFERENT LOGIC STYLESen_US
dc.subjectTGLen_US
dc.subjectCMOSen_US
dc.titleDESIGNING OF 2:4 DECODER USING DIFFERENT LOGIC STYLESen_US
dc.typeThesisen_US
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
POORVA AGGARWAL M.Tech.pdf1.54 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.