Please use this identifier to cite or link to this item:
http://dspace.dtu.ac.in:8080/jspui/handle/repository/19158
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | GUPTA, SHREYA | - |
dc.date.accessioned | 2022-06-07T06:17:40Z | - |
dc.date.available | 2022-06-07T06:17:40Z | - |
dc.date.issued | 2022-05 | - |
dc.identifier.uri | http://dspace.dtu.ac.in:8080/jspui/handle/repository/19158 | - |
dc.description.abstract | Verification is considered a critical stage of any chip development cycle. This step ensures that the design meets the system requirements and specifications. At this stage, test cases are developed, and the invention's functionality is checked. But it is supposed that Verification takes almost 60% of the total chip development chip cycle. It makes it a critical stage in any chip flow since any bug found post routing is a bit tough to remove, and also, post-fabrication, it is challenging to correct the design. The project focus on improving the efficiency of verification cycle. It can be achieved by introducing a Debug Checker in the Testbench itself, which reduces verification time many folds. The project targets segregating the potential bug region once any mismatch or error is found in Testbench. | en_US |
dc.language.iso | en | en_US |
dc.relation.ispartofseries | TD-5646; | - |
dc.subject | DEBUG CONTROLLER | en_US |
dc.subject | OFA GRAPHICS CHIP | en_US |
dc.subject | VERIFICATION | en_US |
dc.subject | TESTBENCH | en_US |
dc.title | DEBUG CONTROLLER VERIFICATION OFA GRAPHICS CHIP | en_US |
dc.type | Thesis | en_US |
Appears in Collections: | M.E./M.Tech. Electronics & Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
SHREYA GUPTA M.Tech..pdf | 1.26 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.