Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/repository/18054
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKUMAR, SUMAN-
dc.date.accessioned2020-12-28T06:18:09Z-
dc.date.available2020-12-28T06:18:09Z-
dc.date.issued2020-09-
dc.identifier.urihttp://dspace.dtu.ac.in:8080/jspui/handle/repository/18054-
dc.description.abstractAdders form an almost imperative component of every contemporary integrated circuit. Since mobile industry is rapidly growing thus speed, area and power efficient arithmetic units are required to satisfy the market needs. The prerequisite of the adder is that it is predominantly fast and secondarily efficient in chip area. Several types of adders are available in practice; each type is used for meticulous purpose based on their performance and features. In this paper, the multiplexer based full adder is implemented in the design of various adders. These adders are compared on the basis of their execution parameters i.e. delay and power distribution by using conventional full adder, Gate level design full adder and a multiplexer based full adder. Adders play a key role in arithmetical operations and used in computational devices. We have proposed a design of four different adders, which relatively requires power and delay. Additionally the proposed design is more efficient in power dissipation. Even though a full adder is being designed with efficient power dissipation but there is always the scope of improvement in terms of reduction in power dissipation. To overcome this issue we have designed different adders and compare the power dissipation of different adders and reached to optimum solution from the alternatives. we have compared various limits for the proposed and existing mechanisms using different tools.en_US
dc.language.isoenen_US
dc.relation.ispartofseriesTD-4911;-
dc.subjectADDER IMPLEMENTATIONSen_US
dc.subjectCMOS 90nm TECHNOLOGYen_US
dc.subjectCADENCE VIRTUOSOen_US
dc.subjectLTspiceen_US
dc.titleCOMPARISON OF VARIOUS ADDER IMPLEMENTATIONS ON CMOS 90nm TECHNOLOGY USING CADENCE VIRTUOSO AND LTspiceen_US
dc.typeThesisen_US
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
M. tech. Suman Kumar.pdf2.25 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.