Please use this identifier to cite or link to this item:
http://dspace.dtu.ac.in:8080/jspui/handle/repository/16711
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | CHOUDHARY, DIVYA | - |
dc.date.accessioned | 2019-10-24T04:50:50Z | - |
dc.date.available | 2019-10-24T04:50:50Z | - |
dc.date.issued | 2019-07 | - |
dc.identifier.uri | http://dspace.dtu.ac.in:8080/jspui/handle/repository/16711 | - |
dc.description.abstract | Addition is the most important function in arithmetic and logical operations. Approximate Computing can be used to reduce the number of transistors, delay and power constraints in VLSI design, which makes the use of approximate adders possible in error-tolerant applications. Existing Approximate Reverse Carry Propagate Adder designs [1] have proved to be advantageous in improving these constraints. A new design of Reverse Carry Propagate Adder has been proposed using Modified-Gate Diffusion Input (GDI) technique [7]. A 4-bit Multiplier has also been designed using this RCPFA and results verified with Xilinx Tool. Proposed circuit design simulations have been carried out in 45-nm process technology using Cadence Virtuoso. The results indicate 57% and 44% reduction in Power and Delay respectively. | en_US |
dc.language.iso | en | en_US |
dc.relation.ispartofseries | TD-4558; | - |
dc.subject | REVERSE CARRY PROPAGATE ADDER | en_US |
dc.subject | GDI TECHNIQUE | en_US |
dc.subject | RCPFA | en_US |
dc.title | NEW REVERSE CARRY PROPAGATE ADDER USING MODIFIED GDI TECHNIQUE | en_US |
dc.type | Thesis | en_US |
Appears in Collections: | M.E./M.Tech. Electronics & Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
output (2).pdf | 4.54 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.