Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/repository/16277
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGUPTA, DIKSHA-
dc.date.accessioned2018-12-19T11:25:36Z-
dc.date.available2018-12-19T11:25:36Z-
dc.date.issued2017-06-
dc.identifier.urihttp://dspace.dtu.ac.in:8080/jspui/handle/repository/16277-
dc.description.abstractDesigning ADC is a new challenge these days owing to the rapid growth of digital technology. Digital signals impart several inherent advantages and are most preferred these days than their analog counterpart. The conversion of analog signal to digital signal is done by ADC. Flash ADC is fastest of all other ADCs and is used for high speed purposes. Comparator is the main building block of ADC. Dynamic comparators provide high speed, low power dissipation and are more area efficient as compared to pre-amplifier comparators. In this thesis, comparison of flash ADC using different dynamic comparators with and without adiabatic logic is done. The circuits are simulated using SymicaDE and LTspice software at 90nm PTM model. It has been concluded that power dissipation can be reduced to great extent by using adiabatic logic without much affecting the propagating delay.en_US
dc.language.isoenen_US
dc.relation.ispartofseriesTD-4184;-
dc.subjectFLASH ADCen_US
dc.subjectDYNAMIC COMPARATORSen_US
dc.subjectPTM MODELen_US
dc.titleSIMULATION AND ANALYSIS OF FLASH ADC USING DIFFERENT DYNAMIC COMPARATORSen_US
dc.typeThesisen_US
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
2k15vls06 (1).pdf386.59 kBAdobe PDFView/Open
2k15vls06 (2).pdf1.75 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.