Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/repository/16014
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKUMAR, VICKY-
dc.date.accessioned2017-10-24T17:10:19Z-
dc.date.available2017-10-24T17:10:19Z-
dc.date.issued2017-07-
dc.identifier.urihttp://dspace.dtu.ac.in:8080/jspui/handle/repository/16014-
dc.description.abstractFlip-flops and latches are important elements of a digital system design in terms of both a delay and energy stand point. The choice of flip-flop implementation is of essential importance in design of VLSI integrated circuits for high speed, low power and high performance CMOS circuits. In this work, low-power pulse triggered flip-flop (P-FF) designs namely Explicit Type Data-close-to-output (ep-DCO), Conditional Discharge Flip-flop (CDFF), static CDFF and a true single phase clock latch based on a signal feed-through scheme (SFTFF) are studied. Former three fall under conventional P-FF and have limitation of long discharging path issue whereas SFTFF design successfully resolves this and achieves better speed and power performance. The timing parameters for Simulation results are obtained using PTM BSIM4 CMOS 90-nm technology, SFTFF design performs better than the conventional P-FF designs in view of data-to-Q delay.en_US
dc.language.isoenen_US
dc.relation.ispartofseriesTD-2996;-
dc.subjectLOW-POWER PULSE-TRIGGEREDen_US
dc.subjectFLIP-FLOPSen_US
dc.subjectCMOS CIRCUITSen_US
dc.subjectSFTFFen_US
dc.titleSTUDY OF LOW-POWER PULSE-TRIGGERED FLIP-FLOPSen_US
dc.typeThesisen_US
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
Final thesis vls19.pdf1.43 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.