Please use this identifier to cite or link to this item:
http://dspace.dtu.ac.in:8080/jspui/handle/repository/15208
Title: | ADAPTIVELY BIASED CMOS VOLTAGE FOLLOWER |
Authors: | KRISHNA, KUMMARAPALLI KOMALA |
Keywords: | CMOS VOLTAGE FOLLOWER ADAPTIVE BAISING TECHNIQUE SPICE SIMULATION |
Issue Date: | Oct-2016 |
Series/Report no.: | TD NO.2456; |
Abstract: | A novel CMOS adaptive biasing technique has been proposed for low power applications which can be applied to any CMOS circuit having differential current at one of its node. This technique gives an output current proportional to input differential voltage. The proposed technique can be used in low voltage high speed operational amplifiers. The dynamic bias current saves power and also improve slew rate, delay. A modified NMOS topology technique is also applied to a conventional operational amplifier to improve the slew rate. A SPICE simulation for proposed technique and modified NMOS topology technique in 0.18um CMOS technology is reported. |
URI: | http://dspace.dtu.ac.in:8080/jspui/handle/repository/15208 |
Appears in Collections: | M.E./M.Tech. Electronics & Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
thesis_2k14VLS_12.pdf | 2.41 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.