Please use this identifier to cite or link to this item:
http://dspace.dtu.ac.in:8080/jspui/handle/repository/14520
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | SINGH, PANKAJ | - |
dc.date.accessioned | 2016-03-11T08:11:42Z | - |
dc.date.available | 2016-03-11T08:11:42Z | - |
dc.date.issued | 2016-03 | - |
dc.identifier.uri | http://dspace.dtu.ac.in:8080/jspui/handle/repository/14520 | - |
dc.description.abstract | ABSTRACT An interface is a tool and concept that refers to a point of interaction between components, and is applicable at the level of both hardware and software. This allows a component, whether a piece of hardware such as a graphic card or a piece of software such as an internet browser, to function independently while using interfaces to communicate with other components via an input /output system and an associated protocol. The Open NAND Flash Interface Working Group (ONFI) is a consortium of technology companies working to develop open standards for NAND flash memory chips and devices that communicate with them. The formation of ONFI was announced at the Intel Developer Forum in March 2006. The ONFI Working Group is dedicated to simplifying integration of NAND Flash memory into consumer electronics (CE) applications and computing platforms. ONFI 2.3 standard specifications were ratified in 16 AUG 2010 which includes the EZNAND protocol. EZ-NAND, which stands for error correction code (ECC) Zero NAND, was designed to remove the burden of the host controller to keep pace with the fast changing ECC requirements of NAND technology. Here In this thesis work, I design a NAND Flash Interface I/O which meets all the specifications of ONFI 2.3. This I/O design is working for data rate of 200 MHz with I/O supply voltage of 1.8V. I tested my design in ADE using SPECTRE as simulator. | en_US |
dc.language.iso | en_US | en_US |
dc.relation.ispartofseries | TD 1147; | - |
dc.subject | Flash Interface | en_US |
dc.subject | ONFI 2.3 | en_US |
dc.subject | NAND Flash Interface | en_US |
dc.title | DESIGNING A NAND FLASH INTERFACE I/O WHICH MEETS ALL THE SPECIFICATION OF ONFI 2.3 | en_US |
dc.type | Thesis | en_US |
Appears in Collections: | M.E./M.Tech. Electronics & Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
M.tech_thesis_2008-2012_Pankaj_Singh(1).PDF | 1.24 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.