Please use this identifier to cite or link to this item:
http://dspace.dtu.ac.in:8080/jspui/handle/repository/14253
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Mayank kumar | - |
dc.date.accessioned | 2013-07-10T22:37:32Z | - |
dc.date.available | 2013-07-10T22:37:32Z | - |
dc.date.issued | 2013-07-11 | - |
dc.identifier.uri | http://dspace.dtu.ac.in:8080/jspui/handle/repository/14253 | - |
dc.description.abstract | As the world is moving ahead, the electronic devices have become compact and portable. This gives birth to an additional challenge of reducing the size of the electronic circuits that have been incorporated inside these gadgets. Here we have used genetic algorithm to further reduce the area of the VLSI circuits. We vary the W/L ratio of the CMOS transistors so as to reduce the area occupied by the CMOS transistors and thus resulting in reduction of area on the whole. While we try to minimize the area, the delay has to be taken care off. As we reduce the area the delay get increased and may affect the normal operation of the circuit. The circuit under consideration is a simple full adder implemented using CMOS technology. The circuit utilizes 28 transistors and runs on a high frequency in the range of MHz. The circuit has three inputs (A,B & C) and two outputs(Sum and Carry). We utilized the cadence virtuoso-4 to find the acceptable range of values of width and length for which delay are well within the permissible limits. This range is then utilized to act as upper bound and lower bound for the genetic algorithm. Genetic algorithm was implemented using the genetic algorithm toolbox of MATLAB. Genetic algorithm may not give us the ideal solution but helps us to find results which are quite satisfactory. | en_US |
dc.description.sponsorship | Prof. Rajiv Kapoor, (Head of the Department) Department of Electronics & Communication Engineering Delhi Technological University, Delhi. | en_US |
dc.language.iso | en | en_US |
dc.relation.ispartofseries | TD-1163; | - |
dc.subject | CMOS TECHNOLOGY | en_US |
dc.title | Layout Area Optimization of 1-Bit CMOS Full Adder Using Genetic Algorithm | en_US |
dc.type | Thesis | en_US |
Appears in Collections: | M.E./M.Tech. Electronics & Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
1_a_Front_mayank.docx | 129.66 kB | Microsoft Word XML | View/Open | |
1_a_mayank thesis_Area_optimization.docx | 2.09 MB | Microsoft Word XML | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.