Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/repository/14012
Title: DESIGN AND ANALYSIS OF LOW POWER AND STABLE 7T CELL BASED SRAM
Authors: KUMAR, ANAND
Keywords: SEVEN TRANSISTORS
SRAM
CELL
WAVE FORM
Issue Date: 28-Jun-2012
Series/Report no.: TD 857;38
Abstract: The design of a seven transistors (7T) SRAM cell is carried out in this project for enhancing the data stability and the read speed while simultaneously reducing the active and standby mode power consumption . With the 7T SRAM cell, the storage nodes are isolated from the bitlines during a read operation, thereby enhancing the data stability as compared to the standard six transistors (6T) SRAM circuits. The transistors of the cross-coupled inverters are not on the critical read delay path with the new technique. The design criteria of access and core mosfets for the read and write operation is analyzed in detail for significantly increasing write and read stability and active power consumption without causing a degradation in the read speed. A performance comparison vis-a-vis the 6T cell for different parameters is carried out. With the designed 7T SRAM circuit, the read noise margin and the read speed are enhanced by up to 90% and 25%, respectively, as compared to the conventional 6T SRAM circuits. Furthermore, the leakage power consumption of 7T SRAM circuit is reduced by up to 38%, as compared to the conventional 6T SRAM circuits in a 180nm CMOS technology.
URI: http://dspace.dtu.ac.in:8080/jspui/handle/repository/14012
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
anand_thesis_mtech.pdf944.16 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.