Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/repository/13321
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMITTAL, AMIT-
dc.date.accessioned2011-02-25T05:28:57Z-
dc.date.available2011-02-25T05:28:57Z-
dc.date.issued2006-07-18-
dc.identifier.urihttp://dspace.dtu.ac.in:8080/jspui/handle/repository/13321-
dc.descriptionME THESISen_US
dc.description.abstractDS-N Digital Signal Hierarchy, A time division multiplexed hierarchy of standard digital signals used in telecommunications systems. DS1 level in the hierarchy corresponds to a 1.544 Mbps TDM signal which comprises 24 DS0 signals. DS0 refers to individual digital signals at channel rates of 64 Kbps. This project is an undertaking to create DS1 framer. The hardware receives the combined output from the 24 voice channels operating at 64 Kbps, assembles it into DS1 frame format. Quad DS1 framer can be logically seen as four DS1 framers working on the same clock. The project has been fully simulated and the results from simulation have been compared to standard DS1 frame.en_US
dc.language.isoenen_US
dc.relation.ispartofseries169;-
dc.subjectVHDLen_US
dc.subjectDS-1 FRAMERen_US
dc.subjectQUADen_US
dc.titleVHDL IMPLEMENTATION AND VERIFICATION OF QUAD DS-1 FRAMERen_US
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
Amit-169.doc189 kBMicrosoft WordView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.