Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/repository/13319
Full metadata record
DC FieldValueLanguage
dc.contributor.authorDEKA, SANJIB-
dc.date.accessioned2011-02-25T05:28:36Z-
dc.date.available2011-02-25T05:28:36Z-
dc.date.issued2006-01-27-
dc.identifier.urihttp://dspace.dtu.ac.in:8080/jspui/handle/repository/13319-
dc.descriptionME THESISen_US
dc.description.abstractIn this thesis Input Output block of FPGA is verified according to JEDEC standards. IOB’s used in FPGA’s are made configurable to support different applications. These IOB comply with electrical standard described by the JEDEC documents. In this thesis the postlay netlist of configurable IOB of FPGA is verified according to JEDEC standard. And the rise to rise delay, fall to fall delay and output duty cycle are also measured. Maximum frequency of operation of IOB was also verified. The simulations were carried out on EDA tools Eldo and Hspice. Measurements were done on the output waveforms. A relationship between rise delay, fall delay, input & output duty cycle was observed. An expression was derived which explains the behaviour observed, & this expression lets us calculate the maximum frequency when output is limited by duty cycle. The theoretical values found by the relation were confirmed with simulation resultsen_US
dc.language.isoenen_US
dc.subjectConfigurableen_US
dc.subjectIOBen_US
dc.subjectJedecen_US
dc.titleVERIFICATION OF CONFIGURABLE IOB ACCORDING TO JEDEC STANDARDSen_US
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
sanjib-08-EC-03.pdf1.32 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.