Please use this identifier to cite or link to this item: http://dspace.dtu.ac.in:8080/jspui/handle/123456789/391
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGAUTAM, AJAI KUMAR-
dc.date.accessioned2010-11-22T11:43:19Z-
dc.date.available2010-11-22T11:43:19Z-
dc.date.issued2007-07-27-
dc.identifier.urihttp://dspace.dtu.ac.in:8080/jspui/handle/123456789/391-
dc.descriptionME THESISen_US
dc.description.abstractTime sliced/shared SDH Tributary Pointer Processor and Alignment design, compensates for the plesiochronous relationship between incoming and outgoing higher level (AU-4) synchronous payload envelope frame rates through processing of the lower level (TU12 or TU3) Tributary pointers. By processing the Tributary pointers with in the SDH frames, it passes the AU level justification into Tributary level justification by adjusting TU pointers and thus it aligns the Tributary columns with in the SDH frame. These aligned tributaries occupy the fixed columns with in the SDH frames. For cross connecting an incoming Tributary Unit (TU) into an outgoing STM-1 stream, One way is to use Time slot Interchange switching (TSI). In TSI switching to maintain a constant data delay in the output lines, irrespective to the position of the time slot in the frame, at least three frames need to be stored. This not only requires a huge memory but also introduce a large delay in the output, which is highly...en_US
dc.language.isoenen_US
dc.relation.ispartofseriesTD-320;102-
dc.subjectSDHen_US
dc.subjectVHDLen_US
dc.title“ DESIGN AND IMPLEMENTATION OF TIME SLICED/SHARED SDH TRIBUTARY POINTER PROCESSING AND ALIGNMENT,USING VHDL”en_US
Appears in Collections:M.E./M.Tech. Electronics & Communication Engineering

Files in This Item:
File Description SizeFormat 
ajai_gautam_thesis.doc9 MBMicrosoft WordView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.