ii

DEPARTMENT OF ELECTRICAL ENGINEERING

DELHI TECHNOLOGICAL UNIVERSITY

(Formerly Delhi College of Engineering)

Bawana Road, Delhi-110042

**CERTIFICATE** 

This is to certify that the Project entitled "Voltage Differencing Current Conveyor

and Its Application in Analog Signal Processing" submitted by Ashok Kumar

Kumawat in completion of major project dissertation for Master of Technology degree

in Control and Instrumentation at Delhi Technological University is an authentic

work carried out by him under my supervision and guidance.

This is to certify that the above statement made by the candidate is correct to the best of

my knowledge.

Place: Delhi

(PROF. PRAGATI KUMAR)

Date: 14.07.2014

Professor

Department of Electrical Engineering

ACKNOWLEDGEMENT

I am thankful to the Almighty because without his blessings this work was not possible.

It gives me a great pleasure to express my profound gratitude to my supervision and

project guide Prof. Pragati Kumar, Department of Electrical Engineering, Delhi

Technological University (formerly Delhi College of Engineering), for his invaluable

guidance, encouragement and patient reviews throughout the progress of this

dissertation.

I would also like to extend my heartfelt thanks to Prof. Madhusudan Singh, head of the

department and all faculty members of Department of Electrical Engineering, Delhi

Technological University, for keeping the spirits high and clearing the visions to work

on the project.

Finally I am also thankful to my family and friends for their constant support and

motivation during this work.

ASHOK KUMAR KUMAWAT

### **ABSTRACT**

Ever since the introduction of current conveyors as basic building block in analog signal processing many other active building blocks have been introduced in literature. This has become possible because of the developments in the semiconductor manufacturing technologies (both bipolar as well as CMOS). During the last two decades various modifications have been done in the architecture of the current conveyor and many derivatives of this block have appeared in the literature. Voltage differencing current conveyor (VDCC) combines the features of a current conveyor and a transconductance amplifier. Voltage differencing current conveyor can be used to perform all the regular signal processing functions (summation, differencing, scalar multiplication, immittance simulation etc.). The present works deals with these signal processing applications of the voltage differencing current conveyor. After presenting an overview of the various constitutive circuits used in modern active building blocks, the applications of VDCC in analog signal processing has been presented. A novel multifunction filter with tunability properties similar to the KHN biquad has also been proposed. All the circuits presented in the dissertation have been simulated in PSPICE.

# **CONTENTS**

| Can             | didate's Declaration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | i    |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|
| Cert            | ificate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ii   |  |  |
| Ack             | nowledgement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | iii  |  |  |
| Abst            | ract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | iv   |  |  |
| Con             | edgement iii  edgement iii  iv  v  igures ii  gunbols, abbreviations xi  ER 1 INTRODUCTION 1  TRODUCTION 1  NALOG AND DIGITAL SIGNAL PROCESSING 2  URRENT MODE AND VOLTAGE MODE SIGNAL PROCESSING 3  UTLINE OF THE WORK PRESENTED IN THE DESERTATION 4  NCES 5  ER 2 CONSTITUTIVE CIRCUITS USED IN MODERN BIPOLAR/  CMOS ACTIVE BUILDING BLOCKS 6  FFERENTIAL PAIR 6  .1 Operation in Common Mode 7  .2 Operation for Differential Input 8  URRENT MIRROR 9  2.1 Base Current Compensated Current Mirror 10 | V    |  |  |
| List of Figures |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |  |  |
| List            | of Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | xiii |  |  |
| List            | of Symbols, abbreviations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | xiv  |  |  |
| CHA             | APTER 1 INTRODUCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1    |  |  |
| 1.1             | INTRODUCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1    |  |  |
| 1.2             | ANALOG AND DIGITAL SIGNAL PROCESSING                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2    |  |  |
| 1.3             | 3 CURRENT MODE AND VOLTAGE MODE SIGNAL PROCESSING                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |  |
| 1.4             | OUTLINE OF THE WORK PRESENTED IN THE DESERTATION                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4    |  |  |
| REF             | ERENCES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5    |  |  |
| CHA             | PTER 2 CONSTITUTIVE CIRCUITS USED IN MODERN BIPOL                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AR/  |  |  |
|                 | CMOS ACTIVE BUILDING BLOCKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6    |  |  |
| 2.1             | DIFFERENTIAL PAIR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6    |  |  |
|                 | 2.1.1 Operation in Common Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7    |  |  |
|                 | 2.1.2 Operation for Differential Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8    |  |  |
| 2.2             | CURRENT MIRROR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 9    |  |  |
|                 | 2.2.1 Base Current Compensated Current Mirror                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10   |  |  |
|                 | 2.2.2 Cascode Current Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10   |  |  |
|                 | 2.2.3 The Wilson Current Mirror                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 11   |  |  |

|     | 2.2.4 Generation of Complementary Current Outputs Using Cross Coupl | ed  |
|-----|---------------------------------------------------------------------|-----|
|     | Current Mirrors                                                     | 12  |
| 2.3 | ACTIVE LOADS                                                        | 13  |
| 2.4 | VOLTAGE BUFFERS (TRANSLINEAR)                                       | 13  |
| 2.5 | OPERATIONAL TRANSCONDUCTANCE AMPLIFIER                              | 14  |
|     | 2.5.1 Ideal Characteristics                                         | 15  |
|     | 2.5.2 Schematic Circuit Design                                      | 16  |
| 2.6 | CURRENT CONVEYOR                                                    | 16  |
|     | 2.6.1 First Generation Current Conveyor (CCI)                       | 17  |
|     | 2.6.2 Second generation Current Conveyor (CCII)                     | 18  |
|     | 2.6.2.1 Circuit Implementation of CCII                              | 19  |
|     | 2.6.3 Third Generation Current Conveyors                            | 20  |
| 2.7 | DERIVATIVES OF CURRENT CONVEYORS                                    | 21  |
|     | 2.7.1 Fully Differential Current Conveyors (FDCCII)                 | 21  |
|     | 2.7.2 Operational Floating Current Conveyor (OFCC)                  | 22  |
|     | 2.7.3 Current Controlled Conveyor (CCCII)                           | 23  |
|     | 2.7.4 Current Controlled Fully Balanced Current Conveyor (CFBCCII)  | 24  |
|     | 2.7.5 Universal Current Conveyor (UCC)                              | 25  |
|     | 2.7.6 Dual-X Current Conveyor (DXCCII)                              | 26  |
| 2.8 | CONCLUSION                                                          | 27  |
| REF | ERENCES                                                             | 28  |
| CHA | APTER 3 VOLTAGE DIFFERENCING CURRENT CONVEYOR A                     | AND |
|     | ITS GENERAL APPLICATION 31                                          |     |
| 3.1 | INTRODUCTION                                                        | 31  |
| 3.2 | VOLTAGE DIFFERENCING CURRENT CONVEYOR                               | 32  |
|     | 3.2.1 Circuit Description                                           | 32  |

|     | 3.2.2 Simulation Results                                 | 33 |  |  |
|-----|----------------------------------------------------------|----|--|--|
| 3.3 | APPLICATION OF VDCC IN CURRENT MODE SIGNAL PROCESSING    |    |  |  |
|     |                                                          | 37 |  |  |
|     | 3.3.1 Amplifier                                          | 37 |  |  |
|     | 3.3.1.1 Simulation Results                               | 33 |  |  |
|     | 3.3.2 Addition                                           | 40 |  |  |
|     | 3.3.2.1 Simulation Results                               | 41 |  |  |
|     | 3.3.3 Subtraction                                        | 42 |  |  |
|     | 3.3.3.1 Simulation Results                               | 43 |  |  |
|     | 3.3.4 Differentiation                                    | 44 |  |  |
|     | 3.3.4.1 Simulation Results                               | 45 |  |  |
|     | 3.3.5 Integration                                        | 46 |  |  |
|     | 3.3.5.1 Simulation Results                               | 46 |  |  |
| 3.4 | VDCC BASED GROUNDED INDUCTANCE SIMULATION                | 47 |  |  |
|     | 3.4.1 Parasitic Effect in VDCC                           | 49 |  |  |
|     | 3.4.2 Application Example of New Grounded Inductance     | 50 |  |  |
|     | 3.4.3 Simulation Results                                 | 46 |  |  |
| 3.5 | ELECTRONICALLY CONTROLLABLE SYNTHETIC FLOATING           |    |  |  |
|     | INDUCTANCE USING VDCC                                    | 53 |  |  |
|     | 3.5.1 Application Example of Floating Inductance Circuit | 53 |  |  |
|     | 3.5.2 Simulation Results                                 | 54 |  |  |
| 3.6 | CONCLUSION                                               | 55 |  |  |
| REF | ERENCES                                                  | 57 |  |  |
| CHA | APTER 4 A NOVEL MULTI FUNCTION CURRENT MODE BIQUA        | AD |  |  |
|     | USING VDCC                                               | 59 |  |  |
|     | 4.1 INTRODUCTION                                         | 59 |  |  |
|     | 4.1.1 Kerwin-Huelsman-Newcomb (KHN) Biquad Filter        | 60 |  |  |

| 4.1.2 Tow-Thomas Biquad Filter                         | 62 |  |
|--------------------------------------------------------|----|--|
| 4.2 THE PROPOSED VDCC BASED CURRENT MODE MULTI FUNCTIO |    |  |
| BIQUADBIQUAD FILTER                                    | 63 |  |
| 4.2.1 Circuit Sensitivities                            | 65 |  |
| 4.2.2 Simulation Results                               | 65 |  |
| 4.3 CONCLUSION                                         | 68 |  |
| REFERENCES                                             | 69 |  |
| CHAPTER 5 CONCLUSION AND FUTURE SCOPE                  | 70 |  |
| APPENDICES                                             | 72 |  |

#### LIST OF FIGURES

- Fig.2.1 The basic MOS differential pair configuration
- Fig. 2.2 Characteristic of differential amplifier
- Fig.2.3 The basic BJT current mirror
- Fig.2.4 Base current compensated current mirror
- Fig.2.5 Cascode current source using BJTs
- Fig.2.6 Wilson current mirror
- Fig. 2.7 Complementary current output using cross coupled current mirror
- Fig. 2.8 Single ended differential amplifier using active load
- Fig.2.9 Translinear buffer (a) Equivalent diagram (b) Realization using BJTs
- Fig. 2.10 Symbol of OTA
- Fig.2 .11 CMOS realization of operational transconductance amplifier
- Fig. 2.12 Black box of basic current conveyor
- Fig.2.13 CMOS implementation of CCI
- Fig. 2.14 Symbol for CCII
- Fig. 2.15 (a) Implementation of CCII+ and CCII-
  - (b) Simplified circuit for current conveyor
- Fig. 2.16 Symbol of the CCIII
- Fig. 2.17 CMOS realization of third generation current conveyor (CCIII)
- Fig. 2.18 Symbolic notation of FDCCII
- Fig. 2.19 (a) Operational floating current conveyor

- (b) The OFCC configured as CCII- and CCII+
- Fig. 2.20 Symbol of CCCII
- Fig. 2.21 Symbol of CFBCCII
- Fig. 2.22 Symbol of UCC
- Fig. 2.23 Symbol of DXCCII
- Fig 3.1 (a) The symbol of the VDCC (b) The behaviour model of VDCC
- Fig. 3.2 CMOS realization of VDCC
- Fig. 3.3 Input DC characteristic of VDCC
- Fig. 3.4 DC characteristic of Vz and Vx terminal of VDCC
- Fig. 3.5 Output DC characteristic of VDCC
- Fig. 3.6 Input AC characteristic of VDCC
- Fig. 3.7 AC characteristic of Vz and Vx terminal of VDCC
- Fig. 3.8 Output AC characteristics of VDCC
- Fig. 3.9 VDCC based amplifier
- Fig. 3.10 Simplified amplifier using VDCC
- Fig. 3.11 Time response of amplifier circuit shown in Fig. 3.10
- Fig. 3.12 Frequency response of the amplifier shown in Fig. 3.10
- Fig. 3.13 VDCC based current mode summer
- Fig. 3.14 Simplified Summer circuit of Fig. 3.13
- Fig. 3.15 Simulation result of Fig. 3.14
- Fig. 3.16 VDCC based Subtractor circuit
- Fig. 3.17 Summer/ Subtractor based on VDCC
- Fig. 3.18 Time response of subtractor circuit of Fig. 3.16

- Fig. 3.19 Time response of the Fig. 3.17
- Fig. 3.20 Circuit diagram of differentiator using VDCC
- Fig. 3.21 Time response of differentiator circuit shown in Fig. 3.20
- Fig 3.23 Time response of integrator circuit is shown in Fig. 3.22
- Fig. 3.24 Inductance simulators realized using VDCC
- Fig. 3.25 (a) Inductance simulator with the parasitic impedances of VDCC
  - (b) Its equivalent passive realization
- Fig. 3.26 3<sup>rd</sup> order high pass Butterworth filter (a) Passive realization
  - (b) Realization with VDCC based inductance simulator
- Fig. 3.27 Frequency response of 3<sup>rd</sup> order Butterworth high-pass filter
- Fig. 3.28 Total harmonic distortion of high pass filter
- Fig. 3.29 VDCC based Floating Inductance
- Fig. 3.30 Band pass filter implemented using FI circuit of Fig. 3.29
- Fig. 3.31 Frequency response of band-pass filter
- Fig. 3.32 Transient response of band-pass filter
- Fig 4.1 Block diagram of KHN biquad filter using two integrators in feedback loop
- Fig. 4.2 Equivalent block diagram of the Tow-Thomas Filter
- Fig. 4.3 Signal processing block diagram for realizing current mode

### KHN biquad filter

- Fig. 4.4 Proposed current mode multifunction biquad filter using VDCC
- Fig. 4.5 Frequency Response of proposed multifunction biquad filter
- Fig. 4.6 Time response of LPF, HPF, BPF and input current signal
- Fig. 4.7 Frequency response of BPF when  $f_o$  is varied

Fig. 4.8 Frequency response of BPF when BW is varied

Fig. 4.9 Monte Carlo simulation of BPF

## LIST OF TABLES

Table: 1 Transistors aspect ratios for the VDCC of Fig. 3.2

Table 3.1 The actively realizable inductance forms

# LIST OF SYMBOLS, ABBREVIATIONS

| S.No. | Symbols           | Descriptions                                    |
|-------|-------------------|-------------------------------------------------|
| 1.    | g <sub>m</sub>    | Transconductance                                |
| 2.    | $Z_{i}$           | Input Impedance                                 |
| 3.    | Zo                | Output Impedance                                |
| 4.    | $V_{SS}$          | Source Supply Voltage                           |
| 5.    | $V_{\mathrm{DD}}$ | Drain Supply Voltage                            |
| 6.    | $I_{o}$           | Bias Current                                    |
| 7.    | $I_b$             | Bias Current                                    |
| 8.    | VDCC              | Voltage Differencing Current Conveyor           |
| 9.    | ОТА               | Operational Transconductance Amplifier          |
| 10.   | CC                | Current Conveyor                                |
| 11.   | CFA               | Current Feedback Amplifier                      |
| 12.   | CFOA              | Current Feedback Operational Amplifier          |
| 13.   | CDBA              | Current Differencing Buffer Amplifier           |
| 14.   | VDBA              | Voltage Differencing Buffered Amplifier         |
| 15.   | CMOS              | Complementary Metal Oxide Semiconductor         |
| 16.   | OA                | Operational Amplifier                           |
| 17.   | ASP               | Analog Signal Processing                        |
| 18.   | CDTA              | Current Differencing Transconductance Amplifier |
| 19.   | VCO               | Voltage Controlled Oscillators                  |
| 20.   | UCC               | Universal Current Conveyor                      |
| 21.   | VCVS              | Voltage Controlled Voltage Source               |