# **Continuous time circuits based on CDBA**

A Dissertation submitted in the partial fulfillment for the award of

### MASTER OF TECHNOLOGY IN VLSI AND EMBEDDED SYSTEM

Submitted By Akanksha Rawat Roll No: 2K11/VLS/03

Under the Esteemed Guidance of Mrs. Rajeshwari Pandey



DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING DELHI TECHNOLOGICAL UNIVERSITY Session: 2011-2013

## CERTIFICATE

This is to certify that the project entitled, "**Continuous time circuits based on CDBA**" submitted by **AKANKSHA RAWAT**, (**2K11/VLS/03**), in partial fulfillment of requirement for the degree of Masters of Technology in VLSI design and embedded system, is a bona fide work of the student mentioned above.

This project report is a record of the work carried out under my guidance and supervision and has not been submitted earlier in this University to the best of my knowledge.

Mrs. Rajeshwari Pandey Associate professor Electronics & Communication Engineering Delhi Technological University Prof. Rajeev Kapoor Head of Department Electronics & Communication Engineering Delhi Technological University

## ACKNOWLEDGEMENT

It is a great pleasure to have the opportunity to extend my heartiest felt gratitude to everybody who helped me throughout the course of this project.

It is distinct pleasure to express my deep sense of gratitude and indebtedness to my learned supervisor Mrs. Rajeshwari Pandey for her invaluable guidance, encouragement and patient reviews. I am very thankful to Prof. Rajiv Kapoor, H.O.D Electronics & Communication Department who allowed me to do project under the Guidance of Mrs. Rajeshwari Pandey. With their continuous inspiration only, it became possible to complete this dissertation and both of them kept on boosting me with time, to put an extra ounce of effort to realize this work.

I would also like to take this opportunity to present my sincere regards to all the faculty members of the Department for their support and encouragement.

I am grateful to my parents for their moral support all the time; they have been always around to cheer me up, in the odd times of this work. I am also thankful to my classmates for their unconditional support and motivation during this work.

#### AKANKSHA RAWAT

M.TECH. (VLSI design and Embedded system) Roll No. 2k11/vls/03 Department of Electronics & Communication Engineering Delhi Technological University, Delhi-42

### ABSTRACT

During the last few decades, designers have used voltage mode techniques to solve several circuit design problems. A traditional operational amplifier has a bandwidth which is dependent on the closed - loop voltage gain. To overcome this problem, circuits operating in current mode are preferred. Current-mode circuits are useful for the low voltage operation. In addition to the low voltage operation, popularity of current-mode circuits can be attributed to some other features such as larger dynamic range, low power consumption and higher speed. The popularity of current-mode circuits has resulted in emergence of various current mode analog building blocks. Current Differencing Buffered Amplifier (CDBA) is one of them. The CDBA being a current processing analog building block inherits the advantages of current mode technique. In addition, it is free from parasitic capacitances as its input terminals are internally grounded. Thus this active block is appropriate for high frequency operation. It provides further flexibility of design as both current and voltage outputs are available at high and low impedance respectively.

In this work a detailed description of CDBA along with its various implementations available in literature is presented which is followed by simulation of various signal processing and generation applications already existing in literature such as analog filters, floating inductor, multiplier, etc. Finally four circuit designs namely a PID controller, a monostable multivibrator, multi output filter and a grounded inductor using CDBA, are proposed in this work. The workability of the proposed circuits is verified through PSPICE simulation using 0.18µm CMOS process parameters.

## List of Figures

| Figure<br>Number | Description                                                   | Page<br>Number |
|------------------|---------------------------------------------------------------|----------------|
| 1.1 (a)          | Symbol of CDBA                                                | 2              |
| (b)              | Equivalent circuit of CDBA                                    | 2              |
| 3.1              | CDBA (a) Block diagram                                        | 12             |
|                  | (b) Equivalent circuit                                        | 12             |
| 3.2              | CMOS realization of CDBA                                      | 13             |
| 3.3 (a)          | NMOS "B"-bulk-terminal connections                            | 14             |
| 3.3 (b)          | PMOS transistor "B"-bulk-terminal connections                 | 14             |
| 3.4              | Flipped voltage follower current source (FVFCS)               | 14             |
| 3.5              | DC current transfer characteristics [21]                      | 15             |
| 3.6              | Differential flipped voltage follower                         | 16             |
| 3.7              | DC voltage transfer characteristics [21]                      | 16             |
| 3.8              | Frequency response of the Current transfer ratio [21]         | 17             |
| 3.9              | Frequency response of the voltage transfer ratio [21]         | 17             |
| 3.10             | PSPICE Simulation for current transfer characteristics        | 18             |
| 3.11             | PSPICE Simulation for voltage transfer characteristics        | 18             |
| 3.12             | PSPICE Simulation for frequency response of the               | 19             |
|                  | Current transfer ratio                                        |                |
| 3.13             | PSPICE Simulation for frequency response of the               | 19             |
|                  | Voltage transfer ratio                                        |                |
| 3.14             | PSPICE Simulation for frequency variation of the              | 20             |
|                  | Input impedance magnitudes                                    |                |
| 3.15             | PSPICE Simulation for frequency variation of the              | 20             |
|                  | Terminal-z impedance magnitude                                |                |
| 3.16             | PSPICE Simulation for frequency variation of the              | 21             |
|                  | Terminal-w impedance magnitude                                |                |
| 4.2.1            | Voltage-mode second-order all pass/notch filter configuration | 24             |
| 4.2.2 (a)        | Gain response of all pass filter [21]                         | 25             |
| 4.2.2 (b)        | Gain response of notch filter [22]                            | 26             |
| 4.2.3            | PSPICE simulation for the Gain response of all pass filter    | 27             |
| 4.2.4            | PSPICE simulation for the phase response of all pass filter   | 27             |

| 4.2.5 | PSPICE simulation for the Gain response of notch filter28         | 3              |
|-------|-------------------------------------------------------------------|----------------|
| 4.2.6 | PSPICE simulation for the Phase response of notch filter28        | 3              |
| 4.3.1 | Multiplier circuit using CDBA29                                   |                |
| 4.3.2 | Multiplier output of circuit                                      | )              |
| 4.4.1 | Tunable, floating inductor using three CDBAs                      | l              |
| 4.4.2 | MOSFET resistive circuit (MRC) nonlinearity cancellation          | 2              |
| 4.4.3 | Series resonance circuit using CDBA-based floating inductance32   | 2              |
| 4.4.4 | PSPICE simulation for the response of series resonance circuit    | 3              |
| 5.1.1 | Proposed CM multi output filter34                                 | 4              |
| 5.1.2 | Magnitude responses of LP, HP and BP filter                       | 5              |
| 5.2.1 | Monostable multivibrator circuit                                  | 6              |
| 5.2.2 | PSPICE simulation of input and output waveform in                 | 7              |
|       | monostable multivibrator                                          |                |
| 5.3.1 | Inductor simulation topology                                      | 8              |
| 5.3.2 | Impedance versus frequency response of                            | 9              |
|       | Topology of Figure 5.3.1                                          |                |
| 5.3.3 | High pass filter using grounded inductor4                         | 0              |
| 5.3.4 | Frequency response of the high pass filter using the inductor4    | 1              |
|       | Topology in fig 5.3.1                                             |                |
| 5.3.5 | Band pass filter using grounded inductor4                         | 2              |
| 5.3.6 | Frequency response of the band pass filter using the inductor4    | 3              |
|       | Topology in fig6.2.1                                              |                |
| 5.4.1 | Structure of SISO closed loop system with single active4          | 4              |
|       | Element PID controller C(s)                                       |                |
| 5.4.2 | Frequency transfers with indicated slopes of ideal, filtered45    | 5              |
|       | Derivative and type-3 PID controller                              |                |
| 5.4.3 | Controller with current differential buffer amplifier             | <del>1</del> 6 |
| 5.4.4 | Simulated transfer function of $V_{out}/V_{ref}$ versus frequency | 7              |
| 5.4.5 | Simulated transfer function of $V_{out}/V_{FB}$ versus frequency  | 8              |

### **List of Tables**

| Table Numb | er Description                                    | Page no |
|------------|---------------------------------------------------|---------|
| 3.1        | Aspect Ratios of the transistors                  | 13      |
| 3.2        | Performance of the CDBA simulated in PSPICE using | 22      |
|            | Parameter TSMC 0.18um and the CDBA in [21]        |         |

**Table of Contents** 

### **COVER PAGE**

| CERTIFICATE                          | i   |
|--------------------------------------|-----|
| ACKNOWLEDGEMENT                      | ii  |
| ABSTRACT                             | iii |
| List of Figures                      |     |
| List of Tables                       | vi  |
| Table of Contents                    | vii |
| CHAPTER 1                            | 1   |
| Introduction                         | 1   |
| 1.1 Background                       | 1   |
| 1.2 Motivation                       | 2   |
| 1.3 Objective and scope of work      | 2   |
| 1.4 Organization of the Dissertation |     |

| CHAPTER 2                               | 5 |
|-----------------------------------------|---|
| Literature Review                       | 5 |
| 2.1 Introduction                        | 5 |
| 2.2 Literature Review                   | 6 |
| 2.2.1 Reported work on CDBA Realization | 6 |
| 2.3 CDBA Applications                   | 7 |
| 2.3.1 Filters                           | 7 |
| 2.3.2 Oscillators                       | 8 |
| 2.3.3 Multivibrators                    | 9 |
| 2.3.4 Multiplier.                       | 9 |
| 2.3.5 Passive Component Realization     | 9 |

| CHAPTER 3           | 11 |
|---------------------|----|
| Realization of CDBA | 11 |

| 3.1 CDBA Terminal Characteristics.                  | 11 |
|-----------------------------------------------------|----|
| 3.2 Low voltage Low power CMOS CDBA                 | 12 |
| 3.3 Simulation Results for CMOS realization of CDBA | 18 |

| CHAPTER 4                                                                     |    |
|-------------------------------------------------------------------------------|----|
| CDBA Analog application                                                       | 23 |
| 4.1 Introduction                                                              | 23 |
| 4.2 Filters                                                                   | 23 |
| 4.2.1 Realization of voltage-mode second-order all pass/notch filter          | 23 |
| 4.2.2 Simulation result of of voltage mode second order all pass/notch filter | 26 |
| 4.3 A four quadrant active Multiplier                                         | 29 |
| 4.4 Floating inductor realization                                             |    |
| 4.4.1 Series resonance using floating inductor                                | 31 |

| CHAPTER5                                                                 | 34 |
|--------------------------------------------------------------------------|----|
| Proposed work                                                            | 34 |
| 5.1 Realization of single CDBA based Low pass/High pass/Band pass filter |    |
| 5.1.1 Simulation result.                                                 | 35 |
| 5.2 Realization of Monostable multivibrator circuit                      | 36 |
| 5.2.1 Simulation result.                                                 | 37 |
| 5.3 Grounded inductor realization.                                       |    |
| 5.3.1 Application of grounded inductor                                   | 40 |
| 5.3.1.1 High pass                                                        | 40 |
| 5.3.1.2 Band pass                                                        | 42 |
| 5.4 PID controller using single CDBA                                     | 44 |
| 5.4.1 Basics of PID controller                                           | 45 |
| 5.4.2 CDBA based controller                                              | 46 |
| 5.4.3 Simulation result.                                                 | 47 |

| CHAPTER 6                   | 49 |
|-----------------------------|----|
| Conclusion and Future scope | 49 |

| References | 50 |
|------------|----|
| Appendix   | 55 |